Hostname: page-component-5c6d5d7d68-wbk2r Total loading time: 0 Render date: 2024-08-16T19:15:10.595Z Has data issue: false hasContentIssue false

Introduction of Airgap Deeptrench Isolation in STI Module for High Speed SiGe : C BiCMOS Technology

Published online by Cambridge University Press:  01 February 2011

Eddy Kunnen
Affiliation:
eddy.kunnen@imec.be, IMEC, ETCH, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Li Jen Choi
Affiliation:
choi.lijen@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Stefaan Van Huylenbroeck
Affiliation:
stefaan.vanhuylenbroeck@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Andreas Piontec
Affiliation:
Andreas.piontec@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Frank Vleugels
Affiliation:
Frank.Vleugels@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Tania Dupont
Affiliation:
Tania.Dupont@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Katia Devriendt
Affiliation:
Katia.Devriendt@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Xiaoping Shi
Affiliation:
Xiaoping.shi@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Serge Vanhaelemeersch
Affiliation:
serge.vanhaelemeersch@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Stefaan Decoutere
Affiliation:
Stefaan.Decoutere@imec.be, IMEC, SPDT, Kapeldreef 75, Leuven, Belgium, 3000, Belgium
Get access

Abstract

The impact of capacitive coupling effects increases with scaling down the dimensions and towards higher performances. For bipolar technologies, the introduction of deep trench isolation gives a substantial reduction in the collector substrate capacitance. In this paper a method for the formation of airgap deep trenches (with 1μm – depth 6 μm) is presented. The method is fully compatible with standard CMOS Shallow Trench Isolation (STI) and does not require additional masking steps. The approach is based on a partial removal of the poly-Si filling in the trench. Subsequently, inside D-shape oxide spacers are formed narrowing the opening of the trench down. An SF6 plasma is used to convert the nearly completely incorporated poly-Si to volatile SiF4, such that it desorbs through the opening. In the following steps the opening is sealed by depositing SiO2 resulting in the formation of an airgap (patent pending). The normal module for STI formation continues without any adaptation of the process steps. In total four standard additional process steps are needed.

The absence of the common oxide/poly filling in the deep trench decreases the peripheral collector substrate capacitance with an order of magnitude to a value of 0.02fF/μm. As a consequence the low power available bandwidth is improved with 90%.

Type
Research Article
Copyright
Copyright © Materials Research Society 2006

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1 [VSLI] Proceedings of the VLSI-TSA conference Taiwan, 24 – 26 April 2006 Google Scholar
2 [PART] , Parthasarathy et al., IEDM Tech. Dig., 2002, pp. 459462 Google Scholar