Hostname: page-component-586b7cd67f-2brh9 Total loading time: 0 Render date: 2024-11-25T03:27:17.396Z Has data issue: false hasContentIssue false

High Removal Rate CMP Process on TSV Thick Cu Overburden

Published online by Cambridge University Press:  01 February 2011

Raymond Caramto
Affiliation:
raymond.caramto@sematech.org, SUNY-Albany, CNSE, Albany, New York, United States
Jamal Qureshi
Affiliation:
jqureshi@uamail.albany.edu, SUNY-Albany, CNSE, Albany, New York, United States
Jerry Mase
Affiliation:
jmase@uamail.albany.edu, SUNY-Albany, CNSE, Albany, New York, United States
Get access

Abstract

In 3D packaging, Through Silicon Vias (TSVs) with high aspect ratios and depths measuring tens of microns are filled by advanced Cu electroplating processes. Today's 300mm TSV plating platforms are intended to produce bottom-up via fill, no seam voids, and minimal, controlled overburden. To achieve this, the preceding Cu-seed coverage must be continuous at a constant resistance, and the plating chemistries optimized. However, other factors such as hardware configurations and simple depletion of the plating formulations during the extended TSV process can lead to high Cu overburden thickness requiring a high removal rate (HRR) chemical-mechanical polish (CMP) process to remove the thick Cu layer.

Presented here are CMP results of a thick Cu overburden (~6um) resulting from the fill of 5 x 25um TSVs on 300mm wafers. The goal is to uniformly polish the overburden and utilize the tool's endpoint system at Cu clear before the next step of conventional barrier CMP. Slurries were screened for removal rate, uniformity, planarization ability, and defectivity. This study focuses on achieving a removal rate of >2.5um/min through evaluation of several commercial slurries in a multi-step polish application. Cross-sections post-plating show the Cu overburden, barrier and liner layer. Cross-sections post-CMP quantify Cu recess, dielectric loss, and presence/absence of seam defects. The process selected is demonstrated to achieve good planarization results with low occurrence of polish defects, at a rate and selectivity suitable for emerging 3D TSV Cu CMP applications.

Type
Research Article
Copyright
Copyright © Materials Research Society 2010

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1 Teh, W.H. et al. “A route towards production-worthy 5 Mm x 25 Mm and 1 Mm x 20 Mm non-Bosch through-silicon-via (TSV) etch, TSV metrology, and TSV integration,” in Proc. of the IEEE International 3D System Integration (3DIC), San Francisco, USA, 2009.Google Scholar
2 Lee, Suk-Ei et al. Electropolishing of overplated Cu on the via for 3D SiP Planarization Department of Materials Science and Engineering, Hongik University 72-1 Sangsu-dong, Mapo-gu, Seoul 121-791, KoreaGoogle Scholar
3 Radisic, A. et al. “Copper Plating for 3D Interconnects” IMEC, B-3001 Leuven, Belgium 2 Katholieke Universiteit Leuven, B-3001 Leuven, Belgium Google Scholar